- Home
- Hardware
- SDKs
- Cloud
- Solutions
- Support
- Ecosystem
- Company
- Contact
2 Jobs Found
找到 2 个职位
-
Internship - Digital IC DesignInternships2025.08.18
Espressif Systems is looking for motivated semester interns to join us for a 6-month internship program in Singapore. This internship will provide hands-on experience in Physical Layer RTL design, verification, and testing within wireless systems. As an intern, you will participate in designing well-integrated, reliable, and energy-efficient wireless SoCs, while working closely with experienced engineers to gain exposure to the full IC design flow.
Internship Responsibilities:
1. Contribute to research and development of chips with high level of integration
2. RTL design for function block
3. Unit test or integration test
Internship Requirements:
1. Bachelor’s degree or above in Electrical and Electronics Engineering, IC Design, Computer Engineering, or related fields
2. Familiar with digital SoC chips and communication module principles
3. Familiar with Verilog coding and/or UVM environment
4. Experience in C/C++, MATLAB, Python
5. Self-directed, motivated and demonstrated a curiosity in engineering with the ability to quickly learn new skills and adapt
6. Availability to commit to an internship duration of at least 6 months.
recruit.sgpr@espressif.com -
Internship - Digital IC VerificationInternships2025.08.18
Espressif Systems is looking for motivated semester interns to join us for a 6-month internship program in Singapore. This internship will provide hands-on experience in module-level and chip-level verification of wireless system designs. As an intern, you will contribute to building reliable and energy-efficient wireless SoCs and collaborate with design engineers to ensure design quality and accuracy.
Internship Responsibilities:
1. Assist in formulating verification plans for modules, establishing verification environments, and completing module-level and chip-level verification
2. Assist in executing regression tests to improve verification coverage
3. Support FPGA engineers and software engineers in completing FPGA prototype testing
4. Work with chip design engineers to identify and fix design defects
5. Ensure the integrity of chip designs and guide the design team in implementing a verifiable design process
Internship Requirements:
1. Bachelor’s degree or above in Electronic Engineering, Computer Engineering, or related fields
2. Familiar with Verilog and C/System Verilog verification
3. Skilled in scripting languages such as Python, Ruby, Shell, or Tcl
4. Familiarity with UVM is preferred; candidates with a foundation in OOP programming (e.g., C++, Java) are preferred.
5. Availability to commit to an internship duration of at least 6 months
recruit.sgpr@espressif.com